Intel Foundry Unveils Technology Advancements at IEDM 2024

A technician with wafer doing testing

At IEDM 2024, Intel Foundry’s Technology Research team demonstrated industry-first advancements in transistor and packaging technologies that help meet future demands for AI.

What’s New: Today at the IEEE International Electron Devices Meeting (IEDM) 2024, Intel Foundry unveiled new breakthroughs to help drive the semiconductor industry forward into the next decade and beyond. Intel Foundry showcased new material advancements that help improve interconnections within a chip, resulting in up to 25% capacitance1 by using subtractive ruthenium. Intel Foundry also was first to report a 100x2 throughput improvement using a heterogeneous integration solution for advanced packaging to enable ultra-fast chip-to-chip assembly. And to further drive gate-all-around (GAA) scaling, Intel Foundry demonstrated work with silicon RibbonFET CMOS and with gate oxide module for scaled 2D FETs for improved device performance.

“Intel Foundry continues to help define and shape the roadmap for the semiconductor industry. Our latest breakthroughs underscore the company’s commitment to delivering cutting-edge technology developed in the U.S., positioning us well to help balance the global supply chain and restore domestic manufacturing and technology leadership with the support of the U.S. CHIPS Act.”

–Sanjay Natarajan, Intel senior vice president and general manager of Intel Foundry Technology Research

Why It Matters: As the industry heads toward putting 1 trillion transistors on a chip by 2030, breakthroughs in transistor and interconnect scaling – multiplied by future advanced packaging capabilities – are critical for delivering on the endless appetite for more energy-efficient, high-performing and cost-effective computing applications such as AI.

The industry will also require additional support in the form of new materials to augment Intel Foundry’s PowerVia backside power delivery in relieving interconnect crowding and for continued scaling, which is vital to the continuation of Moore’s Law and driving the semiconductor forward into new eras for AI.

How We are Doing It:  Intel Foundry has identified several paths that solve anticipated limitations of copper transistors in interconnect scaling for future nodes, improve upon existing assembly techniques, and continue to define and shape the transistor roadmap for gate-all-around scaling and beyond:

  • Subtractive Ruthenium (Ru): To help improve the performance and interconnections within chips, Intel Foundry showcased subtractive ruthenium, a new key alternative metallization material that uses thin film resistivity along with airgaps to deliver a significant advancement in interconnect scaling. The team was first3 to demonstrate, in R&D test vehicles, a practical, cost-efficient and high-volume manufacturing compatible subtractive Ru integrated process with airgaps that does not require expensive lithographic airgap exclusion zones around vias, or self-aligned via flows that require selective etches. The implementation of airgaps with subtractive Ru provided up to 25% of line-to-line capacitance reduction at pitches less than or equal to 25 nanometers (nm), illustrating the benefits of subtractive Ru as a metallization scheme to replace copper damascene in tight pitch layers. This solution could be seen on Intel Foundry’s future nodes.
  • Selective Layer Transfer (SLT): To enable up to 100x higher throughput for ultra-fast chip-to-chip assembly in advanced packaging, Intel Foundry is first to demonstrate Selective Layer Transfer (SLT), a heterogeneous integration solution that enables ultra-thin chiplets with much better flexibility to enable smaller die sizes and higher aspect ratios versus traditional chip-to-wafer bonding. This allows higher functional density and leads to a more flexible and cost-efficient solution for hybrid or fusion bonding of specific chiplets from one wafer to another. This solution offers a more efficient and flexible architecture for AI applications.
  • Silicon RibbonFET CMOS: To push gate-all-around RibbonFET silicon scaling to its limits, Intel Foundry showcased silicon RibbonFET CMOS (complementary metal oxide semiconductor) transistors at a gate length of 6 nm with industry-leading short channel effects and performance at aggressively scaled gate length and channel thickness. This advancement paves the way for continued gate length scaling, one of the key foundational cornerstones of Moore’s Law.
  • Gate Oxide for Scaled GAA 2D FETs: To further accelerate gate-all-around innovation beyond CFET, Intel Foundry showcased its work on the fabrication of GAA 2D NMOS and PMOS transistors with scaled gate length down to 30 nm with a specific focus on gate oxide (GOx) module development. The research reports on the industry’s investigation of two-dimensional (2D) transition metal dichalcogenide (TMD) semiconductors, which may be a future replacement for silicon in advanced transistor processes.

Additionally, Intel Foundry continued to advance research with the industry’s first 300 millimeter (mm) gallium nitride (GaN) technology, an emerging technology for power and radio frequency (RF) electronics that can deliver higher performance and sustain higher voltages and temperatures than silicon. This is the industry’s first high-performance scaled enhancement-mode GaN MOSHEMTs (metal-oxide-semiconductor high electron mobility transistors), fabricated on a 300 mm GaN-on-TRSOI (“trap-rich” silicon-on-insulator) substrate. Advanced-engineered substrates like GaN-on-TRSOI can achieve better performance in applications such as RF and power electronics by reducing signal loss and achieving better signal linearity, enabling advanced integration schemes that may be realized through backside substrate processing.

More from IEDM 2024: At the conference, Intel Foundry also laid out its vision for the future of advanced packaging and transistor scaling to meet demands across applications including AI. Three key thrusts for innovation were identified to help drive the next decade toward more power-efficient AI.

  • Advanced memory integration to eliminate capacity, bandwidth and latency bottlenecks.
  • Hybrid bonding for interconnect bandwidth optimization.
  • Modular system expansion with corresponding connectivity solutions.

Intel Foundry also shared a call to action to develop critical and revolutionary innovations for continued transistor scaling for the trillion-transistor era. Intel Foundry outlined how developing a transistor capable of ultra-low voltage operation (less than 300 millivolts) will help address increasing thermal bottlenecks and result in dramatic improvements in energy consumption and thermal dissipation.

For more information on Intel Foundry’s technical papers presented at this year’s IEDM, please visit the IEDM website.

The Small Print:

1 Technical Paper: Subtractive Ruthenium Interconnects with Airgap (Authors: Ananya Dutta; Askhit Peer; Christopher Jezewski)

2 Technical paper:  Selective Layer Transfer : Industry-First  Heterogeneous Integration Technology Enabling Ultra-Fast Assembly & Sub-1um Chiplet Thickness for Next-Generation AI & Compute Applications (Authors: Adel Elsherbini; Tushar Talukdar;  Thomas Sounart)

3 Technical Paper: Subtractive Ruthenium Interconnects with Airgap (Authors: Ananya Dutta; Askhit Peer; Christopher Jezewski)

All product and service plans and roadmaps are subject to change without notice. Any forecasts of goods and services needed for Intel’s operations are provided for discussion purposes only. Intel will have no liability to make any purchase in connection with forecasts published in this document. Code names are often used by Intel to identify products, technologies or services that are in development and usage may change over time. No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document. Product and technology performance varies by use, configuration and other factors. Learn more at www.Intel.com/PerformanceIndex and www.Intel.com/ProcessInnovation.

Reference to research results, including comparisons to technologies, products, process or package performance, are estimates and do not imply availability. Release dates and/or capabilities referenced may vary by use, configuration and other factors. The products and services described may contain defects or errors which may cause deviation from published specifications. Current characterized errata are available on request. Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

Statements in this document that refer to future plans or expectations are forward-looking statements. These statements are based on current expectations and involve many risks and uncertainties that could cause actual results to differ materially from those expressed or implied in such statements. For more information on the factors that could cause actual results to differ materially, see our most recent earnings release and SEC filings at www.intc.com.